Skip to content
Snippets Groups Projects
digilent_arty_s7.py 5.01 KiB
Newer Older
  • Learn to ignore specific revisions
  • Staf Verhaegen's avatar
    Staf Verhaegen committed
    #!/usr/bin/env python3
    
    
    #
    # This file is part of LiteX-Boards.
    #
    # Copyright (c) 2015-2019 Florent Kermarrec <florent@enjoy-digital.fr>,
    # Copyright (c) 2020 Staf Verhaegen <staf@fibraservi.eu>
    # SPDX-License-Identifier: BSD-2-Clause
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
    
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
    import argparse
    
    
    from litex_boards.platforms import arty_s7
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
    from litex.build.xilinx.vivado import vivado_build_args, vivado_build_argdict
    
    
    from litex.soc.cores.clock import *
    from litex.soc.integration.soc_core import *
    from litex.soc.integration.builder import *
    
    from litex.soc.cores.led import LedChaser
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
    
    from litedram.modules import MT41K128M16
    from litedram.phy import s7ddrphy
    
    # CRG ----------------------------------------------------------------------------------------------
    
    class _CRG(Module):
        def __init__(self, platform, sys_clk_freq):
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
            self.clock_domains.cd_sys       = ClockDomain()
            self.clock_domains.cd_sys2x     = ClockDomain(reset_less=True)
            self.clock_domains.cd_sys4x     = ClockDomain(reset_less=True)
            self.clock_domains.cd_sys4x_dqs = ClockDomain(reset_less=True)
    
            self.clock_domains.cd_idelay    = ClockDomain()
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
    
            # # #
    
            self.submodules.pll = pll = S7PLL(speedgrade=-1)
    
            self.comb += pll.reset.eq(~platform.request("cpu_reset") | self.rst)
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
            pll.register_clkin(platform.request("clk100"), 100e6)
            pll.create_clkout(self.cd_sys,       sys_clk_freq)
            pll.create_clkout(self.cd_sys2x,     2*sys_clk_freq)
            pll.create_clkout(self.cd_sys4x,     4*sys_clk_freq)
            pll.create_clkout(self.cd_sys4x_dqs, 4*sys_clk_freq, phase=90)
    
            platform.add_false_path_constraints(self.cd_sys.clk, pll.clkin) # Ignore sys_clk to pll.clkin path created by SoC's rst.
    
            self.submodules.idelayctrl = S7IDELAYCTRL(self.cd_idelay)
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
    
    # BaseSoC ------------------------------------------------------------------------------------------
    
    class BaseSoC(SoCCore):
    
        def __init__(self, variant="s7-50", sys_clk_freq=int(100e6), with_spi_flash=False, with_led_chaser=True, **kwargs):
    
            platform = arty_s7.Platform(variant=variant)
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
    
            # SoCCore ----------------------------------------------------------------------------------
    
            SoCCore.__init__(self, platform, sys_clk_freq,
                ident          = "LiteX SoC on Arty S7",
                ident_version  = True,
                **kwargs)
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
    
            # CRG --------------------------------------------------------------------------------------
            self.submodules.crg = _CRG(platform, sys_clk_freq)
    
            # DDR3 SDRAM -------------------------------------------------------------------------------
            if not self.integrated_main_ram_size:
                self.submodules.ddrphy = s7ddrphy.A7DDRPHY(platform.request("ddram"),
                    memtype        = "DDR3",
                    nphases        = 4,
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
                self.add_sdram("sdram",
    
                    phy           = self.ddrphy,
                    module        = MT41K128M16(sys_clk_freq, "1:4"),
                    l2_cache_size = kwargs.get("l2_size", 8192)
    
            # SPI Flash --------------------------------------------------------------------------------
            if with_spi_flash:
                from litespi.modules import S25FL128S
                from litespi.opcodes import SpiNorFlashOpCodes as Codes
                self.add_spi_flash(mode="4x", module=S25FL128S(Codes.READ_1_1_4), with_master=True)
    
    
            # Leds -------------------------------------------------------------------------------------
    
            if with_led_chaser:
                self.submodules.leds = LedChaser(
                    pads         = platform.request_all("user_led"),
                    sys_clk_freq = sys_clk_freq)
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
    # Build --------------------------------------------------------------------------------------------
    
    def main():
    
        parser = argparse.ArgumentParser(description="LiteX SoC on Arty S7")
    
        parser.add_argument("--build",          action="store_true", help="Build bitstream")
        parser.add_argument("--load",           action="store_true", help="Load bitstream")
        parser.add_argument("--variant",        default="s7-50",     help="Board variant: s7-50 (default) or s7-25")
        parser.add_argument("--sys-clk-freq",   default=100e6,       help="System clock frequency (default: 100MHz)")
        parser.add_argument("--with-spi-flash", action="store_true", help="Enable SPI Flash (MMAPed)")
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
        builder_args(parser)
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
        vivado_build_args(parser)
        args = parser.parse_args()
    
    
            variant        = args.variant,
            sys_clk_freq   = int(float(args.sys_clk_freq)),
            with_spi_flash = args.with_spi_flash,
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
        builder = Builder(soc, **builder_argdict(args))
    
        builder.build(**vivado_build_argdict(args), run=args.build)
    
        if args.load:
            prog = soc.platform.create_programmer()
    
            prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".bit"))
    
    Staf Verhaegen's avatar
    Staf Verhaegen committed
    
    if __name__ == "__main__":
        main()