Skip to content
Snippets Groups Projects
linsn_rv901t.py 4.22 KiB
Newer Older
  • Learn to ignore specific revisions
  • #!/usr/bin/env python3
    
    
    #
    # This file is part of LiteX-Boards.
    #
    # Copyright (c) 2019-2020 Florent Kermarrec <florent@enjoy-digital.fr>
    # SPDX-License-Identifier: BSD-2-Clause
    
    import argparse
    
    from migen import *
    
    
    from litex.build.io import DDROutput
    
    
    from litex_boards.platforms import linsn_rv901t
    
    
    from litex.soc.integration.soc_core import *
    
    from litex.soc.integration.builder import *
    from litex.soc.cores.clock import S6PLL
    
    from litex.soc.cores.led import LedChaser
    
    
    from litedram.modules import M12L64322A
    from litedram.phy import GENSDRPHY
    
    from liteeth.phy.s6rgmii import LiteEthPHYRGMII
    from liteeth.mac import LiteEthMAC
    
    # CRG ----------------------------------------------------------------------------------------------
    
    class _CRG(Module):
        def __init__(self, platform, sys_clk_freq):
    
            self.clock_domains.cd_sys    = ClockDomain()
            self.clock_domains.cd_sys_ps = ClockDomain(reset_less=True)
    
            # # #
    
            clk25 = platform.request("clk25")
    
            self.submodules.pll = pll = S6PLL(speedgrade=-2)
    
            pll.register_clkin(clk25, 25e6)
            pll.create_clkout(self.cd_sys,    sys_clk_freq)
    
            pll.create_clkout(self.cd_sys_ps, sys_clk_freq, phase=90)
    
            self.specials += DDROutput(1, 0, platform.request("sdram_clock"), ClockSignal("sys_ps"))
    
    
    # BaseSoC ------------------------------------------------------------------------------------------
    
    
        def __init__(self, sys_clk_freq=int(75e6), with_ethernet=False, **kwargs):
    
            platform     = linsn_rv901t.Platform()
    
    
            # SoCCore ----------------------------------------------------------------------------------
    
            SoCCore.__init__(self, platform, sys_clk_freq,
                ident          = "LiteX SoC on Linsn RV901T",
                ident_version  = True,
                **kwargs)
    
    
            # CRG --------------------------------------------------------------------------------------
            self.submodules.crg = _CRG(platform, sys_clk_freq)
    
            # SDR SDRAM --------------------------------------------------------------------------------
    
            if not self.integrated_main_ram_size:
    
                self.submodules.sdrphy = GENSDRPHY(platform.request("sdram"), sys_clk_freq)
    
                    phy           = self.sdrphy,
                    module        = M12L64322A(sys_clk_freq, "1:1"),
                    l2_cache_size = kwargs.get("l2_size", 8192)
    
            # Ethernet ---------------------------------------------------------------------------------
            if with_ethernet:
                self.submodules.ethphy = LiteEthPHYRGMII(
                    clock_pads = self.platform.request("eth_clocks", eth_phy),
                    pads       = self.platform.request("eth", eth_phy))
                self.add_ethernet(phy=self.ethphy)
    
    
            # Leds -------------------------------------------------------------------------------------
            self.submodules.leds = LedChaser(
    
                pads         = platform.request_all("user_led"),
    
                sys_clk_freq = sys_clk_freq)
    
    
    # Build --------------------------------------------------------------------------------------------
    
    def main():
        parser = argparse.ArgumentParser(description="LiteX SoC on Linsn RV901T")
    
        parser.add_argument("--build",         action="store_true", help="Build bitstream")
        parser.add_argument("--load",          action="store_true", help="Load bitstream")
    
        parser.add_argument("--sys-clk-freq",  default=75e6,        help="System clock frequency (default: 75MHz)")
    
        parser.add_argument("--with-ethernet", action="store_true", help="Enable Ethernet support")
        parser.add_argument("--eth-phy",       default=0, type=int, help="Ethernet PHY: 0 (default) or 1")
    
        builder_args(parser)
    
        args = parser.parse_args()
    
    
        soc = BaseSoC(
             sys_clk_freq = int(float(args.sys_clk_freq)),
    
        builder = Builder(soc, **builder_argdict(args))
    
        builder.build(run=args.build)
    
        if args.load:
            prog = soc.platform.create_programmer()
    
            prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".bit"))
    
    
    if __name__ == "__main__":
        main()