Skip to content
Snippets Groups Projects
ddr3_debug.c 36.9 KiB
Newer Older
  • Learn to ignore specific revisions
  • 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
    /*
     * Copyright (C) Marvell International Ltd. and its affiliates
     *
     * SPDX-License-Identifier:	GPL-2.0
     */
    
    #include <common.h>
    #include <i2c.h>
    #include <spl.h>
    #include <asm/io.h>
    #include <asm/arch/cpu.h>
    #include <asm/arch/soc.h>
    
    #include "ddr3_init.h"
    
    u8 is_reg_dump = 0;
    u8 debug_pbs = DEBUG_LEVEL_ERROR;
    
    /*
     * API to change flags outside of the lib
     */
    #ifndef SILENT_LIB
    /* Debug flags for other Training modules */
    u8 debug_training_static = DEBUG_LEVEL_ERROR;
    u8 debug_training = DEBUG_LEVEL_ERROR;
    u8 debug_leveling = DEBUG_LEVEL_ERROR;
    u8 debug_centralization = DEBUG_LEVEL_ERROR;
    u8 debug_training_ip = DEBUG_LEVEL_ERROR;
    u8 debug_training_bist = DEBUG_LEVEL_ERROR;
    u8 debug_training_hw_alg = DEBUG_LEVEL_ERROR;
    u8 debug_training_access = DEBUG_LEVEL_ERROR;
    u8 debug_training_a38x = DEBUG_LEVEL_ERROR;
    
    void ddr3_hws_set_log_level(enum ddr_lib_debug_block block, u8 level)
    {
    	switch (block) {
    	case DEBUG_BLOCK_STATIC:
    		debug_training_static = level;
    		break;
    	case DEBUG_BLOCK_TRAINING_MAIN:
    		debug_training = level;
    		break;
    	case DEBUG_BLOCK_LEVELING:
    		debug_leveling = level;
    		break;
    	case DEBUG_BLOCK_CENTRALIZATION:
    		debug_centralization = level;
    		break;
    	case DEBUG_BLOCK_PBS:
    		debug_pbs = level;
    		break;
    	case DEBUG_BLOCK_ALG:
    		debug_training_hw_alg = level;
    		break;
    	case DEBUG_BLOCK_DEVICE:
    		debug_training_a38x = level;
    		break;
    	case DEBUG_BLOCK_ACCESS:
    		debug_training_access = level;
    		break;
    	case DEBUG_STAGES_REG_DUMP:
    		if (level == DEBUG_LEVEL_TRACE)
    			is_reg_dump = 1;
    		else
    			is_reg_dump = 0;
    		break;
    	case DEBUG_BLOCK_ALL:
    	default:
    		debug_training_static = level;
    		debug_training = level;
    		debug_leveling = level;
    		debug_centralization = level;
    		debug_pbs = level;
    		debug_training_hw_alg = level;
    		debug_training_access = level;
    		debug_training_a38x = level;
    	}
    }
    #else
    void ddr3_hws_set_log_level(enum ddr_lib_debug_block block, u8 level)
    {
    	return;
    }
    #endif
    
    struct hws_tip_config_func_db config_func_info[HWS_MAX_DEVICE_NUM];
    u8 is_default_centralization = 0;
    u8 is_tune_result = 0;
    u8 is_validate_window_per_if = 0;
    u8 is_validate_window_per_pup = 0;
    u8 sweep_cnt = 1;
    u32 is_bist_reset_bit = 1;
    static struct hws_xsb_info xsb_info[HWS_MAX_DEVICE_NUM];
    
    /*
     * Dump Dunit & Phy registers
     */
    int ddr3_tip_reg_dump(u32 dev_num)
    {
    	u32 if_id, reg_addr, data_value, bus_id;
    	u32 read_data[MAX_INTERFACE_NUM];
    	struct hws_topology_map *tm = ddr3_get_topology_map();
    
    	printf("-- dunit registers --\n");
    	for (reg_addr = 0x1400; reg_addr < 0x19f0; reg_addr += 4) {
    		printf("0x%x ", reg_addr);
    		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
    			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
    			CHECK_STATUS(ddr3_tip_if_read
    				     (dev_num, ACCESS_TYPE_UNICAST,
    				      if_id, reg_addr, read_data,
    				      MASK_ALL_BITS));
    			printf("0x%x ", read_data[if_id]);
    		}
    		printf("\n");
    	}
    
    	printf("-- Phy registers --\n");
    	for (reg_addr = 0; reg_addr <= 0xff; reg_addr++) {
    		printf("0x%x ", reg_addr);
    		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
    			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
    			for (bus_id = 0;
    			     bus_id < tm->num_of_bus_per_interface;
    			     bus_id++) {
    				VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
    				CHECK_STATUS(ddr3_tip_bus_read
    					     (dev_num, if_id,
    					      ACCESS_TYPE_UNICAST, bus_id,
    					      DDR_PHY_DATA, reg_addr,
    					      &data_value));
    				printf("0x%x ", data_value);
    			}
    			for (bus_id = 0;
    			     bus_id < tm->num_of_bus_per_interface;
    			     bus_id++) {
    				VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
    				CHECK_STATUS(ddr3_tip_bus_read
    					     (dev_num, if_id,
    					      ACCESS_TYPE_UNICAST, bus_id,
    					      DDR_PHY_CONTROL, reg_addr,
    					      &data_value));
    				printf("0x%x ", data_value);
    			}
    		}
    		printf("\n");
    	}
    
    	return MV_OK;
    }
    
    /*
     * Register access func registration
     */
    int ddr3_tip_init_config_func(u32 dev_num,
    			      struct hws_tip_config_func_db *config_func)
    {
    	if (config_func == NULL)
    		return MV_BAD_PARAM;
    
    	memcpy(&config_func_info[dev_num], config_func,
    	       sizeof(struct hws_tip_config_func_db));
    
    	return MV_OK;
    }
    
    /*
     * Get training result info pointer
     */
    enum hws_result *ddr3_tip_get_result_ptr(u32 stage)
    {
    	return training_result[stage];
    }
    
    /*
     * Device info read
     */
    int ddr3_tip_get_device_info(u32 dev_num, struct ddr3_device_info *info_ptr)
    {
    	if (config_func_info[dev_num].tip_get_device_info_func != NULL) {
    		return config_func_info[dev_num].
    			tip_get_device_info_func((u8) dev_num, info_ptr);
    	}
    
    	return MV_FAIL;
    }
    
    #ifndef EXCLUDE_SWITCH_DEBUG
    /*
     * Convert freq to character string
     */
    static char *convert_freq(enum hws_ddr_freq freq)
    {
    	switch (freq) {
    	case DDR_FREQ_LOW_FREQ:
    		return "DDR_FREQ_LOW_FREQ";
    	case DDR_FREQ_400:
    		return "400";
    
    	case DDR_FREQ_533:
    		return "533";
    	case DDR_FREQ_667:
    		return "667";
    
    	case DDR_FREQ_800:
    		return "800";
    
    	case DDR_FREQ_933:
    		return "933";
    
    	case DDR_FREQ_1066:
    		return "1066";
    	case DDR_FREQ_311:
    		return "311";
    
    	case DDR_FREQ_333:
    		return "333";
    
    	case DDR_FREQ_467:
    		return "467";
    
    	case DDR_FREQ_850:
    		return "850";
    
    	case DDR_FREQ_900:
    		return "900";
    
    	case DDR_FREQ_360:
    		return "DDR_FREQ_360";
    
    	case DDR_FREQ_1000:
    		return "DDR_FREQ_1000";
    	default:
    		return "Unknown Frequency";
    	}
    }
    
    /*
     * Convert device ID to character string
     */
    static char *convert_dev_id(u32 dev_id)
    {
    	switch (dev_id) {
    	case 0x6800:
    		return "A38xx";
    	case 0x6900:
    		return "A39XX";
    	case 0xf400:
    		return "AC3";
    	case 0xfc00:
    		return "BC2";
    
    	default:
    		return "Unknown Device";
    	}
    }
    
    /*
     * Convert device ID to character string
     */
    static char *convert_mem_size(u32 dev_id)
    {
    	switch (dev_id) {
    	case 0:
    		return "512 MB";
    	case 1:
    		return "1 GB";
    	case 2:
    		return "2 GB";
    	case 3:
    		return "4 GB";
    	case 4:
    		return "8 GB";
    
    	default:
    		return "wrong mem size";
    	}
    }
    
    int print_device_info(u8 dev_num)
    {
    	struct ddr3_device_info info_ptr;
    	struct hws_topology_map *tm = ddr3_get_topology_map();
    
    	CHECK_STATUS(ddr3_tip_get_device_info(dev_num, &info_ptr));
    	printf("=== DDR setup START===\n");
    	printf("\tDevice ID: %s\n", convert_dev_id(info_ptr.device_id));
    	printf("\tDDR3  CK delay: %d\n", info_ptr.ck_delay);
    	print_topology(tm);
    	printf("=== DDR setup END===\n");
    
    	return MV_OK;
    }
    
    void hws_ddr3_tip_sweep_test(int enable)
    {
    	if (enable) {
    		is_validate_window_per_if = 1;
    		is_validate_window_per_pup = 1;
    		debug_training = DEBUG_LEVEL_TRACE;
    	} else {
    		is_validate_window_per_if = 0;
    		is_validate_window_per_pup = 0;
    	}
    }
    #endif
    
    char *ddr3_tip_convert_tune_result(enum hws_result tune_result)
    {
    	switch (tune_result) {
    	case TEST_FAILED:
    		return "FAILED";
    	case TEST_SUCCESS:
    		return "PASS";
    	case NO_TEST_DONE:
    		return "NOT COMPLETED";
    	default:
    		return "Un-KNOWN";
    	}
    }
    
    /*
     * Print log info
     */
    int ddr3_tip_print_log(u32 dev_num, u32 mem_addr)
    {
    	u32 if_id = 0;
    	struct hws_topology_map *tm = ddr3_get_topology_map();
    
    #ifndef EXCLUDE_SWITCH_DEBUG
    	if ((is_validate_window_per_if != 0) ||
    	    (is_validate_window_per_pup != 0)) {
    		u32 is_pup_log = 0;
    		enum hws_ddr_freq freq;
    
    		freq = tm->interface_params[first_active_if].memory_freq;
    
    		is_pup_log = (is_validate_window_per_pup != 0) ? 1 : 0;
    		printf("===VALIDATE WINDOW LOG START===\n");
    		printf("DDR Frequency: %s   ======\n", convert_freq(freq));
    		/* print sweep windows */
    		ddr3_tip_run_sweep_test(dev_num, sweep_cnt, 1, is_pup_log);
    		ddr3_tip_run_sweep_test(dev_num, sweep_cnt, 0, is_pup_log);
    		ddr3_tip_print_all_pbs_result(dev_num);
    		ddr3_tip_print_wl_supp_result(dev_num);
    		printf("===VALIDATE WINDOW LOG END ===\n");
    		CHECK_STATUS(ddr3_tip_restore_dunit_regs(dev_num));
    		ddr3_tip_reg_dump(dev_num);
    	}
    #endif
    
    	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
    		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
    
    		DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    				  ("IF %d Status:\n", if_id));
    
    		if (mask_tune_func & INIT_CONTROLLER_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tInit Controller: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[INIT_CONTROLLER]
    					    [if_id])));
    		}
    		if (mask_tune_func & SET_LOW_FREQ_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tLow freq Config: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[SET_LOW_FREQ]
    					    [if_id])));
    		}
    		if (mask_tune_func & LOAD_PATTERN_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tLoad Pattern: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[LOAD_PATTERN]
    					    [if_id])));
    		}
    		if (mask_tune_func & SET_MEDIUM_FREQ_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tMedium freq Config: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[SET_MEDIUM_FREQ]
    					    [if_id])));
    		}
    		if (mask_tune_func & WRITE_LEVELING_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tWL: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[WRITE_LEVELING]
    					    [if_id])));
    		}
    		if (mask_tune_func & LOAD_PATTERN_2_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tLoad Pattern: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[LOAD_PATTERN_2]
    					    [if_id])));
    		}
    		if (mask_tune_func & READ_LEVELING_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tRL: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[READ_LEVELING]
    					    [if_id])));
    		}
    		if (mask_tune_func & WRITE_LEVELING_SUPP_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tWL Supp: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[WRITE_LEVELING_SUPP]
    					    [if_id])));
    		}
    		if (mask_tune_func & PBS_RX_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tPBS RX: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[PBS_RX]
    					    [if_id])));
    		}
    		if (mask_tune_func & PBS_TX_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tPBS TX: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[PBS_TX]
    					    [if_id])));
    		}
    		if (mask_tune_func & SET_TARGET_FREQ_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tTarget freq Config: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[SET_TARGET_FREQ]
    					    [if_id])));
    		}
    		if (mask_tune_func & WRITE_LEVELING_TF_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tWL TF: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[WRITE_LEVELING_TF]
    					    [if_id])));
    		}
    		if (mask_tune_func & READ_LEVELING_TF_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tRL TF: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[READ_LEVELING_TF]
    					    [if_id])));
    		}
    		if (mask_tune_func & WRITE_LEVELING_SUPP_TF_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tWL TF Supp: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result
    					    [WRITE_LEVELING_SUPP_TF]
    					    [if_id])));
    		}
    		if (mask_tune_func & CENTRALIZATION_RX_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tCentr RX: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[CENTRALIZATION_RX]
    					    [if_id])));
    		}
    		if (mask_tune_func & VREF_CALIBRATION_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tVREF_CALIBRATION: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[VREF_CALIBRATION]
    					    [if_id])));
    		}
    		if (mask_tune_func & CENTRALIZATION_TX_MASK_BIT) {
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
    					  ("\tCentr TX: %s\n",
    					   ddr3_tip_convert_tune_result
    					   (training_result[CENTRALIZATION_TX]
    					    [if_id])));
    		}
    	}
    
    	return MV_OK;
    }
    
    /*
     * Print stability log info
     */
    int ddr3_tip_print_stability_log(u32 dev_num)
    {
    	u8 if_id = 0, csindex = 0, bus_id = 0, idx = 0;
    	u32 reg_data;
    	u32 read_data[MAX_INTERFACE_NUM];
    	u32 max_cs = hws_ddr3_tip_max_cs_get();
    	struct hws_topology_map *tm = ddr3_get_topology_map();
    
    	/* Title print */
    	for (if_id = 0; if_id < MAX_INTERFACE_NUM; if_id++) {
    		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
    		printf("Title: I/F# , Tj, Calibration_n0, Calibration_p0, Calibration_n1, Calibration_p1, Calibration_n2, Calibration_p2,");
    		for (csindex = 0; csindex < max_cs; csindex++) {
    			printf("CS%d , ", csindex);
    			printf("\n");
    			VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
    			printf("VWTx, VWRx, WL_tot, WL_ADLL, WL_PH, RL_Tot, RL_ADLL, RL_PH, RL_Smp, Cen_tx, Cen_rx, Vref, DQVref,");
    			printf("\t\t");
    			for (idx = 0; idx < 11; idx++)
    				printf("PBSTx-Pad%d,", idx);
    			printf("\t\t");
    			for (idx = 0; idx < 11; idx++)
    				printf("PBSRx-Pad%d,", idx);
    		}
    	}
    	printf("\n");
    
    	/* Data print */
    	for (if_id = 0; if_id < MAX_INTERFACE_NUM; if_id++) {
    		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
    
    		printf("Data: %d,%d,", if_id,
    		       (config_func_info[dev_num].tip_get_temperature != NULL)
    		       ? (config_func_info[dev_num].
    			  tip_get_temperature(dev_num)) : (0));
    
    		CHECK_STATUS(ddr3_tip_if_read
    			     (dev_num, ACCESS_TYPE_UNICAST, if_id, 0x14c8,
    			      read_data, MASK_ALL_BITS));
    		printf("%d,%d,", ((read_data[if_id] & 0x3f0) >> 4),
    		       ((read_data[if_id] & 0xfc00) >> 10));
    		CHECK_STATUS(ddr3_tip_if_read
    			     (dev_num, ACCESS_TYPE_UNICAST, if_id, 0x17c8,
    			      read_data, MASK_ALL_BITS));
    		printf("%d,%d,", ((read_data[if_id] & 0x3f0) >> 4),
    		       ((read_data[if_id] & 0xfc00) >> 10));
    		CHECK_STATUS(ddr3_tip_if_read
    			     (dev_num, ACCESS_TYPE_UNICAST, if_id, 0x1dc8,
    			      read_data, MASK_ALL_BITS));
    		printf("%d,%d,", ((read_data[if_id] & 0x3f0000) >> 16),
    		       ((read_data[if_id] & 0xfc00000) >> 22));
    
    		for (csindex = 0; csindex < max_cs; csindex++) {
    			printf("CS%d , ", csindex);
    			for (bus_id = 0; bus_id < MAX_BUS_NUM; bus_id++) {
    				printf("\n");
    				VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
    				ddr3_tip_bus_read(dev_num, if_id,
    						  ACCESS_TYPE_UNICAST,
    						  bus_id, DDR_PHY_DATA,
    						  RESULT_DB_PHY_REG_ADDR +
    						  csindex, &reg_data);
    				printf("%d,%d,", (reg_data & 0x1f),
    				       ((reg_data & 0x3e0) >> 5));
    				/* WL */
    				ddr3_tip_bus_read(dev_num, if_id,
    						  ACCESS_TYPE_UNICAST,
    						  bus_id, DDR_PHY_DATA,
    						  WL_PHY_REG +
    						  csindex * 4, &reg_data);
    				printf("%d,%d,%d,",
    				       (reg_data & 0x1f) +
    				       ((reg_data & 0x1c0) >> 6) * 32,
    				       (reg_data & 0x1f),
    				       (reg_data & 0x1c0) >> 6);
    				/* RL */
    				CHECK_STATUS(ddr3_tip_if_read
    					     (dev_num, ACCESS_TYPE_UNICAST,
    					      if_id,
    					      READ_DATA_SAMPLE_DELAY,
    					      read_data, MASK_ALL_BITS));
    				read_data[if_id] =
    					(read_data[if_id] &
    					 (0xf << (4 * csindex))) >>
    					(4 * csindex);
    				ddr3_tip_bus_read(dev_num, if_id,
    						  ACCESS_TYPE_UNICAST, bus_id,
    						  DDR_PHY_DATA,
    						  RL_PHY_REG + csindex * 4,
    						  &reg_data);
    				printf("%d,%d,%d,%d,",
    				       (reg_data & 0x1f) +
    				       ((reg_data & 0x1c0) >> 6) * 32 +
    				       read_data[if_id] * 64,
    				       (reg_data & 0x1f),
    				       ((reg_data & 0x1c0) >> 6),
    				       read_data[if_id]);
    				/* Centralization */
    				ddr3_tip_bus_read(dev_num, if_id,
    						  ACCESS_TYPE_UNICAST, bus_id,
    						  DDR_PHY_DATA,
    						  WRITE_CENTRALIZATION_PHY_REG
    						  + csindex * 4, &reg_data);
    				printf("%d,", (reg_data & 0x3f));
    				ddr3_tip_bus_read(dev_num, if_id,
    						  ACCESS_TYPE_UNICAST, bus_id,
    						  DDR_PHY_DATA,
    						  READ_CENTRALIZATION_PHY_REG
    						  + csindex * 4, &reg_data);
    				printf("%d,", (reg_data & 0x1f));
    				/* Vref */
    				ddr3_tip_bus_read(dev_num, if_id,
    						  ACCESS_TYPE_UNICAST, bus_id,
    						  DDR_PHY_DATA,
    						  PAD_CONFIG_PHY_REG,
    						  &reg_data);
    				printf("%d,", (reg_data & 0x7));
    				/* DQVref */
    				/* Need to add the Read Function from device */
    				printf("%d,", 0);
    				printf("\t\t");
    				for (idx = 0; idx < 11; idx++) {
    					ddr3_tip_bus_read(dev_num, if_id,
    							  ACCESS_TYPE_UNICAST,
    							  bus_id, DDR_PHY_DATA,
    							  0xd0 +
    							  12 * csindex +
    							  idx, &reg_data);
    					printf("%d,", (reg_data & 0x3f));
    				}
    				printf("\t\t");
    				for (idx = 0; idx < 11; idx++) {
    					ddr3_tip_bus_read(dev_num, if_id,
    							  ACCESS_TYPE_UNICAST,
    							  bus_id, DDR_PHY_DATA,
    							  0x10 +
    							  16 * csindex +
    							  idx, &reg_data);
    					printf("%d,", (reg_data & 0x3f));
    				}
    				printf("\t\t");
    				for (idx = 0; idx < 11; idx++) {
    					ddr3_tip_bus_read(dev_num, if_id,
    							  ACCESS_TYPE_UNICAST,
    							  bus_id, DDR_PHY_DATA,
    							  0x50 +
    							  16 * csindex +
    							  idx, &reg_data);
    					printf("%d,", (reg_data & 0x3f));
    				}
    			}
    		}
    	}
    	printf("\n");
    
    	return MV_OK;
    }
    
    /*
     * Register XSB information
     */
    int ddr3_tip_register_xsb_info(u32 dev_num, struct hws_xsb_info *xsb_info_table)
    {
    	memcpy(&xsb_info[dev_num], xsb_info_table, sizeof(struct hws_xsb_info));
    	return MV_OK;
    }
    
    /*
     * Read ADLL Value
     */
    int read_adll_value(u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
    		    int reg_addr, u32 mask)
    {
    	u32 data_value;
    	u32 if_id = 0, bus_id = 0;
    	u32 dev_num = 0;
    	struct hws_topology_map *tm = ddr3_get_topology_map();
    
    	/*
    	 * multi CS support - reg_addr is calucalated in calling function
    	 * with CS offset
    	 */
    	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
    		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
    		for (bus_id = 0; bus_id < tm->num_of_bus_per_interface;
    		     bus_id++) {
    			VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
    			CHECK_STATUS(ddr3_tip_bus_read(dev_num, if_id,
    						       ACCESS_TYPE_UNICAST,
    						       bus_id,
    						       DDR_PHY_DATA, reg_addr,
    						       &data_value));
    			pup_values[if_id *
    				   tm->num_of_bus_per_interface + bus_id] =
    				data_value & mask;
    		}
    	}
    
    	return 0;
    }
    
    /*
     * Write ADLL Value
     */
    int write_adll_value(u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
    		     int reg_addr)
    {
    	u32 if_id = 0, bus_id = 0;
    	u32 dev_num = 0, data;
    	struct hws_topology_map *tm = ddr3_get_topology_map();
    
    	/*
    	 * multi CS support - reg_addr is calucalated in calling function
    	 * with CS offset
    	 */
    	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
    		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
    		for (bus_id = 0; bus_id < tm->num_of_bus_per_interface;
    		     bus_id++) {
    			VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
    			data = pup_values[if_id *
    					  tm->num_of_bus_per_interface +
    					  bus_id];
    			CHECK_STATUS(ddr3_tip_bus_write(dev_num,
    							ACCESS_TYPE_UNICAST,
    							if_id,
    							ACCESS_TYPE_UNICAST,
    							bus_id, DDR_PHY_DATA,
    							reg_addr, data));
    		}
    	}
    
    	return 0;
    }
    
    #ifndef EXCLUDE_SWITCH_DEBUG
    u32 rl_version = 1;		/* 0 - old RL machine */
    struct hws_tip_config_func_db config_func_info[HWS_MAX_DEVICE_NUM];
    u32 start_xsb_offset = 0;
    u8 is_rl_old = 0;
    u8 is_freq_old = 0;
    u8 is_dfs_disabled = 0;
    u32 default_centrlization_value = 0x12;
    u32 vref = 0x4;
    u32 activate_select_before_run_alg = 1, activate_deselect_after_run_alg = 1,
    	rl_test = 0, reset_read_fifo = 0;
    int debug_acc = 0;
    u32 ctrl_sweepres[ADLL_LENGTH][MAX_INTERFACE_NUM][MAX_BUS_NUM];
    u32 ctrl_adll[MAX_CS_NUM * MAX_INTERFACE_NUM * MAX_BUS_NUM];
    u8 cs_mask_reg[] = {
    	0, 4, 8, 12, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
    };
    
    u32 xsb_test_table[][8] = {
    	{0x00000000, 0x11111111, 0x22222222, 0x33333333, 0x44444444, 0x55555555,
    	 0x66666666, 0x77777777},
    	{0x88888888, 0x99999999, 0xaaaaaaaa, 0xbbbbbbbb, 0xcccccccc, 0xdddddddd,
    	 0xeeeeeeee, 0xffffffff},
    	{0x00000000, 0xffffffff, 0x00000000, 0xffffffff, 0x00000000, 0xffffffff,
    	 0x00000000, 0xffffffff},
    	{0x00000000, 0xffffffff, 0x00000000, 0xffffffff, 0x00000000, 0xffffffff,
    	 0x00000000, 0xffffffff},
    	{0x00000000, 0xffffffff, 0x00000000, 0xffffffff, 0x00000000, 0xffffffff,
    	 0x00000000, 0xffffffff},
    	{0x00000000, 0xffffffff, 0x00000000, 0xffffffff, 0x00000000, 0xffffffff,
    	 0x00000000, 0xffffffff},
    	{0x00000000, 0x00000000, 0xffffffff, 0xffffffff, 0x00000000, 0x00000000,
    	 0xffffffff, 0xffffffff},
    	{0x00000000, 0x00000000, 0x00000000, 0xffffffff, 0x00000000, 0x00000000,
    	 0x00000000, 0x00000000},
    	{0xffffffff, 0xffffffff, 0xffffffff, 0xffffffff, 0x00000000, 0xffffffff,
    	 0xffffffff, 0xffffffff}
    };
    
    static int ddr3_tip_access_atr(u32 dev_num, u32 flag_id, u32 value, u32 **ptr);
    
    int ddr3_tip_print_adll(void)
    {
    	u32 bus_cnt = 0, if_id, data_p1, data_p2, ui_data3, dev_num = 0;
    	struct hws_topology_map *tm = ddr3_get_topology_map();
    
    	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
    		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
    		for (bus_cnt = 0; bus_cnt < GET_TOPOLOGY_NUM_OF_BUSES();
    		     bus_cnt++) {
    			VALIDATE_ACTIVE(tm->bus_act_mask, bus_cnt);
    			CHECK_STATUS(ddr3_tip_bus_read
    				     (dev_num, if_id,
    				      ACCESS_TYPE_UNICAST, bus_cnt,
    				      DDR_PHY_DATA, 0x1, &data_p1));
    			CHECK_STATUS(ddr3_tip_bus_read
    				     (dev_num, if_id, ACCESS_TYPE_UNICAST,
    				      bus_cnt, DDR_PHY_DATA, 0x2, &data_p2));
    			CHECK_STATUS(ddr3_tip_bus_read
    				     (dev_num, if_id, ACCESS_TYPE_UNICAST,
    				      bus_cnt, DDR_PHY_DATA, 0x3, &ui_data3));
    			DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE,
    					  (" IF %d bus_cnt %d  phy_reg_1_data 0x%x phy_reg_2_data 0x%x phy_reg_3_data 0x%x\n",
    					   if_id, bus_cnt, data_p1, data_p2,
    					   ui_data3));
    			}
    	}
    
    	return MV_OK;
    }
    
    /*
     * Set attribute value
     */
    int ddr3_tip_set_atr(u32 dev_num, u32 flag_id, u32 value)
    {
    	int ret;
    	u32 *ptr_flag = NULL;
    
    	ret = ddr3_tip_access_atr(dev_num, flag_id, value, &ptr_flag);
    	if (ptr_flag != NULL) {
    		printf("ddr3_tip_set_atr Flag ID 0x%x value is set to 0x%x (was 0x%x)\n",
    		       flag_id, value, *ptr_flag);
    		*ptr_flag = value;
    	} else {
    		printf("ddr3_tip_set_atr Flag ID 0x%x value is set to 0x%x\n",
    		       flag_id, value);
    	}
    
    	return ret;
    }
    
    /*
     * Access attribute
     */
    static int ddr3_tip_access_atr(u32 dev_num, u32 flag_id, u32 value, u32 **ptr)
    {
    	u32 tmp_val = 0, if_id = 0, pup_id = 0;
    	struct hws_topology_map *tm = ddr3_get_topology_map();
    
    	*ptr = NULL;
    
    	switch (flag_id) {
    	case 0:
    		*ptr = (u32 *)&(tm->if_act_mask);
    		break;
    
    	case 0x1:
    		*ptr = (u32 *)&mask_tune_func;
    		break;
    
    	case 0x2:
    		*ptr = (u32 *)&low_freq;
    		break;
    
    	case 0x3:
    		*ptr = (u32 *)&medium_freq;
    		break;
    
    	case 0x4:
    		*ptr = (u32 *)&generic_init_controller;
    		break;
    
    	case 0x5:
    		*ptr = (u32 *)&rl_version;
    		break;
    
    	case 0x8:
    		*ptr = (u32 *)&start_xsb_offset;
    		break;
    
    	case 0x20:
    		*ptr = (u32 *)&is_rl_old;
    		break;
    
    	case 0x21:
    		*ptr = (u32 *)&is_freq_old;
    		break;
    
    	case 0x23:
    		*ptr = (u32 *)&is_dfs_disabled;
    		break;
    
    	case 0x24:
    		*ptr = (u32 *)&is_pll_before_init;
    		break;
    
    	case 0x25:
    		*ptr = (u32 *)&is_adll_calib_before_init;
    		break;
    #ifdef STATIC_ALGO_SUPPORT
    	case 0x26:
    		*ptr = (u32 *)&(silicon_delay[0]);
    		break;
    
    	case 0x27:
    		*ptr = (u32 *)&wl_debug_delay;
    		break;
    #endif
    	case 0x28:
    		*ptr = (u32 *)&is_tune_result;
    		break;
    
    	case 0x29:
    		*ptr = (u32 *)&is_validate_window_per_if;
    		break;
    
    	case 0x2a:
    		*ptr = (u32 *)&is_validate_window_per_pup;
    		break;
    
    	case 0x30:
    		*ptr = (u32 *)&sweep_cnt;
    		break;
    
    	case 0x31:
    		*ptr = (u32 *)&is_bist_reset_bit;
    		break;
    
    	case 0x32:
    		*ptr = (u32 *)&is_dfs_in_init;
    		break;
    
    	case 0x33:
    		*ptr = (u32 *)&p_finger;
    		break;
    
    	case 0x34:
    		*ptr = (u32 *)&n_finger;
    		break;
    
    	case 0x35:
    		*ptr = (u32 *)&init_freq;
    		break;
    
    	case 0x36:
    		*ptr = (u32 *)&(freq_val[DDR_FREQ_LOW_FREQ]);
    		break;
    
    	case 0x37:
    		*ptr = (u32 *)&start_pattern;
    		break;
    
    	case 0x38:
    		*ptr = (u32 *)&end_pattern;
    		break;
    
    	case 0x39:
    		*ptr = (u32 *)&phy_reg0_val;
    		break;
    
    	case 0x4a:
    		*ptr = (u32 *)&phy_reg1_val;
    		break;
    
    	case 0x4b:
    		*ptr = (u32 *)&phy_reg2_val;
    		break;
    
    	case 0x4c:
    		*ptr = (u32 *)&phy_reg3_val;
    		break;
    
    	case 0x4e:
    		*ptr = (u32 *)&sweep_pattern;
    		break;
    
    	case 0x50:
    		*ptr = (u32 *)&is_rzq6;
    		break;
    
    	case 0x51:
    		*ptr = (u32 *)&znri_data_phy_val;
    		break;
    
    	case 0x52:
    		*ptr = (u32 *)&zpri_data_phy_val;
    		break;
    
    	case 0x53:
    		*ptr = (u32 *)&finger_test;
    		break;
    
    	case 0x54:
    		*ptr = (u32 *)&n_finger_start;
    		break;
    
    	case 0x55:
    		*ptr = (u32 *)&n_finger_end;
    		break;
    
    	case 0x56:
    		*ptr = (u32 *)&p_finger_start;
    		break;
    
    	case 0x57:
    		*ptr = (u32 *)&p_finger_end;
    		break;
    
    	case 0x58:
    		*ptr = (u32 *)&p_finger_step;
    		break;
    
    	case 0x59:
    		*ptr = (u32 *)&n_finger_step;
    		break;
    
    	case 0x5a:
    		*ptr = (u32 *)&znri_ctrl_phy_val;
    		break;
    
    	case 0x5b:
    		*ptr = (u32 *)&zpri_ctrl_phy_val;
    		break;
    
    	case 0x5c:
    		*ptr = (u32 *)&is_reg_dump;
    		break;
    
    	case 0x5d: