Skip to content
Snippets Groups Projects
Commit f0f76b0a authored by Akshay Saraswat's avatar Akshay Saraswat Committed by Minkyu Kang
Browse files

Exynos542x: cache: Disable clean/evict push to external


L2 Auxiliary Control Register provides configuration
and control options for the L2 memory system. Bit 3
of L2ACTLR stands for clean/evict push to external.
Setting bit 3 disables clean/evict which is what
this patch intends to do.

Signed-off-by: default avatarAkshay Saraswat <akshay.s@samsung.com>
Reviewed-by: default avatarSimon Glass <sjg@chromium.org>
Tested-by: default avatarSimon Glass <sjg@chromium.org>
Signed-off-by: default avatarMinkyu Kang <mk7.kang@samsung.com>
parent 67a0652c
No related branches found
No related tags found
No related merge requests found
...@@ -13,7 +13,9 @@ enum l2_cache_params { ...@@ -13,7 +13,9 @@ enum l2_cache_params {
CACHE_TAG_RAM_SETUP = (1 << 9), CACHE_TAG_RAM_SETUP = (1 << 9),
CACHE_DATA_RAM_SETUP = (1 << 5), CACHE_DATA_RAM_SETUP = (1 << 5),
CACHE_TAG_RAM_LATENCY = (2 << 6), CACHE_TAG_RAM_LATENCY = (2 << 6),
CACHE_DATA_RAM_LATENCY = (2 << 0) CACHE_DATA_RAM_LATENCY = (2 << 0),
CACHE_ENABLE_CLEAN_EVICT = (0 << 3),
CACHE_DISABLE_CLEAN_EVICT = (1 << 3)
}; };
void reset_cpu(ulong addr) void reset_cpu(ulong addr)
...@@ -37,14 +39,28 @@ static void exynos5_set_l2cache_params(void) ...@@ -37,14 +39,28 @@ static void exynos5_set_l2cache_params(void)
{ {
unsigned int val = 0; unsigned int val = 0;
/* Read L2CTLR value */
asm volatile("mrc p15, 1, %0, c9, c0, 2\n" : "=r"(val)); asm volatile("mrc p15, 1, %0, c9, c0, 2\n" : "=r"(val));
/* Set cache setup and latency cycles */
val |= CACHE_TAG_RAM_SETUP | val |= CACHE_TAG_RAM_SETUP |
CACHE_DATA_RAM_SETUP | CACHE_DATA_RAM_SETUP |
CACHE_TAG_RAM_LATENCY | CACHE_TAG_RAM_LATENCY |
CACHE_DATA_RAM_LATENCY; CACHE_DATA_RAM_LATENCY;
/* Write new vlaue to L2CTLR */
asm volatile("mcr p15, 1, %0, c9, c0, 2\n" : : "r"(val)); asm volatile("mcr p15, 1, %0, c9, c0, 2\n" : : "r"(val));
if (proid_is_exynos5420() || proid_is_exynos5800()) {
/* Read L2ACTLR value */
asm volatile("mrc p15, 1, %0, c15, c0, 0" : "=r" (val));
/* Disable clean/evict push to external */
val |= CACHE_DISABLE_CLEAN_EVICT;
/* Write new vlaue to L2ACTLR */
asm volatile("mcr p15, 1, %0, c15, c0, 0" : : "r" (val));
}
} }
/* /*
......
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment