Skip to content
Snippets Groups Projects
Commit c88ed4cb authored by Mark Asselstine's avatar Mark Asselstine Committed by Tom Rix
Browse files

sheevaplug: correct SDRAM address control register


value

The SheevaPlug DevKit is shipped with 4x8 by 1Gb DDR devices in
two banks for a total of 512MB of RAM. Based on this configuration
the existing values for SDRAM address control register are incorrect
and result in random kernel oops as memory is incorrectly accessed
(while for example extracting a large tarball such as a rootfs).
Based on the hardware configuration along with the supporting
documentation from Marvell these are the correct values, as
well this change mimics values previously used in Marvell's own
u-boot git tree for the SheevaPlug.

Other variants of the hardware such as the PogoPlug and TonidoPlug
may have different memory configurations but to properly support
those additional board directories should be maintained or a better
system to support other kwb*.cfg is needed.

Tested on SheevaPlug DevKit.

Signed-off-by: default avatarMark Asselstine <mark.asselstine@windriver.com>
parent 9829cabb
No related branches found
No related tags found
No related merge requests found
...@@ -74,11 +74,11 @@ DATA 0xFFD0140C 0x00000a33 # DDR Timing (High) ...@@ -74,11 +74,11 @@ DATA 0xFFD0140C 0x00000a33 # DDR Timing (High)
# bit12-11: TW2W # bit12-11: TW2W
# bit31-13: zero required # bit31-13: zero required
DATA 0xFFD01410 0x00000099 # DDR Address Control DATA 0xFFD01410 0x000000cc # DDR Address Control
# bit1-0: 01, Cs0width=x16 # bit1-0: 00, Cs0width=x8
# bit3-2: 10, Cs0size=512Mb # bit3-2: 11, Cs0size=1Gb
# bit5-4: 01, Cs1width=x16 # bit5-4: 00, Cs1width=x8
# bit7-6: 10, Cs1size=512Mb # bit7-6: 11, Cs1size=1Gb
# bit9-8: 00, Cs2width=nonexistent # bit9-8: 00, Cs2width=nonexistent
# bit11-10: 00, Cs2size =nonexistent # bit11-10: 00, Cs2size =nonexistent
# bit13-12: 00, Cs3width=nonexistent # bit13-12: 00, Cs3width=nonexistent
......
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment