Skip to content
Snippets Groups Projects
Commit 63b2316c authored by Ashish Kumar's avatar Ashish Kumar Committed by York Sun
Browse files

fsl-layerscape: Consolidate registers space defination for CCI-400 bus


CoreLink Cache Coherent Interconnect (CCI) provides full cache
coherency between two clusters of multi-core CPUs and I/O coherency
for devices and I/O masters.

This patch add new config option SYS_FSL_HAS_CCI400 and moves
existing register space definaton of CCI-400 bus to fsl_immap to be
shared. CONFIG_SYS_CCI400_ADDR is replaced with SYS_CCI400_OFFSET
in Kconfig.

Signed-off-by: default avatarAshish Kumar <Ashish.Kumar@nxp.com>
Signed-off-by: default avatarPrabhakar Kushwaha <prabhakar.kushwaha@nxp.com>
[YS: revised commit message, squashed patches for armv8 and armv7]
Reviewed-by: default avatarYork Sun <york.sun@nxp.com>
parent 584f316f
No related branches found
No related tags found
No related merge requests found
Showing
with 110 additions and 109 deletions
Loading
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment