Skip to content
GitLab
Explore
Sign in
Register
Primary navigation
Search or go to…
Project
R
reform-boundary-uboot
Manage
Activity
Members
Labels
Plan
Issues
Issue boards
Milestones
Wiki
Code
Merge requests
Repository
Branches
Commits
Tags
Repository graph
Compare revisions
Snippets
Build
Pipelines
Jobs
Pipeline schedules
Artifacts
Deploy
Releases
Package registry
Container Registry
Model registry
Operate
Environments
Terraform modules
Monitor
Incidents
Service Desk
Analyze
Value stream analytics
Contributor analytics
CI/CD analytics
Repository analytics
Model experiments
Help
Help
Support
GitLab documentation
Compare GitLab plans
Community forum
Contribute to GitLab
Provide feedback
Keyboard shortcuts
?
Snippets
Groups
Projects
Show more breadcrumbs
Jack Humbert
reform-boundary-uboot
Commits
52fded7b
Commit
52fded7b
authored
10 years ago
by
Tom Rini
Browse files
Options
Downloads
Plain Diff
Merge branch 'next' of
git://git.denx.de/u-boot-sh
parents
a405764c
994b5661
No related branches found
No related tags found
No related merge requests found
Changes
1
Hide whitespace changes
Inline
Side-by-side
Showing
1 changed file
arch/sh/cpu/sh2/cache.c
+0
-96
0 additions, 96 deletions
arch/sh/cpu/sh2/cache.c
with
0 additions
and
96 deletions
arch/sh/cpu/sh2/cache.c
deleted
100644 → 0
+
0
−
96
View file @
a405764c
/*
* (C) Copyright 2007
* Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
*
* Copyright (C) 2007, 2008 Nobobuhiro Iwamatsu <iwamatsu@nigauri.org>
* Copyright (C) 2008 Renesas Solutions Corp.
*
* SPDX-License-Identifier: GPL-2.0+
*/
#include
<common.h>
#include
<command.h>
#include
<asm/processor.h>
#include
<asm/io.h>
/*
* Jump to P2 area.
* When handling TLB or caches, we need to do it from P2 area.
*/
#define jump_to_P2() \
do { \
unsigned long __dummy; \
__asm__ __volatile__( \
"mov.l 1f, %0\n\t" \
"or %1, %0\n\t" \
"jmp @%0\n\t" \
" nop\n\t" \
".balign 4\n" \
"1: .long 2f\n" \
"2:" \
: "=&r" (__dummy) \
: "r" (0x20000000)); \
} while (0)
/*
* Back to P1 area.
*/
#define back_to_P1() \
do { \
unsigned long __dummy; \
__asm__ __volatile__( \
"nop;nop;nop;nop;nop;nop;nop\n\t" \
"mov.l 1f, %0\n\t" \
"jmp @%0\n\t" \
" nop\n\t" \
".balign 4\n" \
"1: .long 2f\n" \
"2:" \
: "=&r" (__dummy)); \
} while (0)
#define CACHE_VALID 1
#define CACHE_UPDATED 2
static
inline
void
cache_wback_all
(
void
)
{
unsigned
long
addr
,
data
,
i
,
j
;
jump_to_P2
();
for
(
i
=
0
;
i
<
CACHE_OC_NUM_ENTRIES
;
i
++
)
{
for
(
j
=
0
;
j
<
CACHE_OC_NUM_WAYS
;
j
++
)
{
addr
=
CACHE_OC_ADDRESS_ARRAY
|
(
j
<<
CACHE_OC_WAY_SHIFT
)
|
(
i
<<
CACHE_OC_ENTRY_SHIFT
);
data
=
inl
(
addr
);
if
(
data
&
CACHE_UPDATED
)
{
data
&=
~
CACHE_UPDATED
;
outl
(
data
,
addr
);
}
}
}
back_to_P1
();
}
#define CACHE_ENABLE 0
#define CACHE_DISABLE 1
int
cache_control
(
unsigned
int
cmd
)
{
unsigned
long
ccr
;
jump_to_P2
();
ccr
=
inl
(
CCR
);
if
(
ccr
&
CCR_CACHE_ENABLE
)
cache_wback_all
();
if
(
cmd
==
CACHE_DISABLE
)
outl
(
CCR_CACHE_STOP
,
CCR
);
else
outl
(
CCR_CACHE_INIT
,
CCR
);
back_to_P1
();
return
0
;
}
This diff is collapsed.
Click to expand it.
Preview
0%
Loading
Try again
or
attach a new file
.
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Save comment
Cancel
Please
register
or
sign in
to comment