Skip to content
Snippets Groups Projects
Commit 49fd1f3f authored by York Sun's avatar York Sun
Browse files

driver/ddr/fsl: Add workround for erratumn A008514


Erratum A008514 workround requires writing register eddrtqcr1 with
value 0x63b20002.

Signed-off-by: default avatarYork Sun <yorksun@freescale.com>
parent 9955b4ab
No related branches found
No related tags found
No related merge requests found
...@@ -32,21 +32,24 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, ...@@ -32,21 +32,24 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
u32 temp_sdram_cfg; u32 temp_sdram_cfg;
u32 total_gb_size_per_controller; u32 total_gb_size_per_controller;
int timeout; int timeout;
#ifdef CONFIG_SYS_FSL_ERRATUM_A008336 #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
defined(CONFIG_SYS_FSL_ERRATUM_A008514)
u32 *eddrtqcr1; u32 *eddrtqcr1;
#endif #endif
switch (ctrl_num) { switch (ctrl_num) {
case 0: case 0:
ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR; ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
#ifdef CONFIG_SYS_FSL_ERRATUM_A008336 #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
defined(CONFIG_SYS_FSL_ERRATUM_A008514)
eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800; eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800;
#endif #endif
break; break;
#if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1) #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
case 1: case 1:
ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR; ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
#ifdef CONFIG_SYS_FSL_ERRATUM_A008336 #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
defined(CONFIG_SYS_FSL_ERRATUM_A008514)
eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800; eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800;
#endif #endif
break; break;
...@@ -54,7 +57,8 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, ...@@ -54,7 +57,8 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
#if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2) #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
case 2: case 2:
ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR; ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
#ifdef CONFIG_SYS_FSL_ERRATUM_A008336 #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
defined(CONFIG_SYS_FSL_ERRATUM_A008514)
eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800; eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800;
#endif #endif
break; break;
...@@ -62,7 +66,8 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, ...@@ -62,7 +66,8 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
#if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3) #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
case 3: case 3:
ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR; ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
#ifdef CONFIG_SYS_FSL_ERRATUM_A008336 #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
defined(CONFIG_SYS_FSL_ERRATUM_A008514)
eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR4_ADDR + 0x800; eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR4_ADDR + 0x800;
#endif #endif
break; break;
...@@ -81,6 +86,13 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, ...@@ -81,6 +86,13 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
if ((ctrl_num == 0) || (ctrl_num == 1)) if ((ctrl_num == 0) || (ctrl_num == 1))
#endif #endif
ddr_out32(eddrtqcr1, 0x63b30002); ddr_out32(eddrtqcr1, 0x63b30002);
#endif
#ifdef CONFIG_SYS_FSL_ERRATUM_A008514
#ifdef CONFIG_LS2085A
/* A008514 only applies to DP-DDR controler */
if (ctrl_num == 2)
#endif
ddr_out32(eddrtqcr1, 0x63b20002);
#endif #endif
if (regs->ddr_eor) if (regs->ddr_eor)
ddr_out32(&ddr->eor, regs->ddr_eor); ddr_out32(&ddr->eor, regs->ddr_eor);
......
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment