Skip to content
Snippets Groups Projects
Commit 394d30dd authored by Jerry Van Baren's avatar Jerry Van Baren Committed by Kim Phillips
Browse files

mpc83xx: Add bank configuration to FSL spd_sdram.c


The routine assumed 4 bank SDRAMs, enhance to configure for 4 or 8
bank SDRAMs.

Signed-off-by: default avatarGerald Van Baren <vanbaren@cideas.com>
Acked-by: default avatarDave Liu <daveliu@freescale.com>
Signed-off-by: default avatarKim Phillips <kim.phillips@freescale.com>
parent b581626c
No related branches found
No related tags found
No related merge requests found
...@@ -219,7 +219,8 @@ long int spd_sdram() ...@@ -219,7 +219,8 @@ long int spd_sdram()
ddr->cs_config[0] = ( 1 << 31 ddr->cs_config[0] = ( 1 << 31
| (odt_rd_cfg << 20) | (odt_rd_cfg << 20)
| (odt_wr_cfg << 16) | (odt_wr_cfg << 16)
| (spd.nrow_addr - 12) << 8 | ((spd.nbanks == 8 ? 1 : 0) << 14)
| ((spd.nrow_addr - 12) << 8)
| (spd.ncol_addr - 8) ); | (spd.ncol_addr - 8) );
debug("\n"); debug("\n");
debug("cs0_bnds = 0x%08x\n",ddr->csbnds[0].csbnds); debug("cs0_bnds = 0x%08x\n",ddr->csbnds[0].csbnds);
...@@ -231,8 +232,9 @@ long int spd_sdram() ...@@ -231,8 +232,9 @@ long int spd_sdram()
ddr->cs_config[1] = ( 1<<31 ddr->cs_config[1] = ( 1<<31
| (odt_rd_cfg << 20) | (odt_rd_cfg << 20)
| (odt_wr_cfg << 16) | (odt_wr_cfg << 16)
| (spd.nrow_addr-12) << 8 | ((spd.nbanks == 8 ? 1 : 0) << 14)
| (spd.ncol_addr-8) ); | ((spd.nrow_addr - 12) << 8)
| (spd.ncol_addr - 8) );
debug("cs1_bnds = 0x%08x\n",ddr->csbnds[1].csbnds); debug("cs1_bnds = 0x%08x\n",ddr->csbnds[1].csbnds);
debug("cs1_config = 0x%08x\n",ddr->cs_config[1]); debug("cs1_config = 0x%08x\n",ddr->cs_config[1]);
} }
...@@ -242,7 +244,8 @@ long int spd_sdram() ...@@ -242,7 +244,8 @@ long int spd_sdram()
ddr->cs_config[2] = ( 1 << 31 ddr->cs_config[2] = ( 1 << 31
| (odt_rd_cfg << 20) | (odt_rd_cfg << 20)
| (odt_wr_cfg << 16) | (odt_wr_cfg << 16)
| (spd.nrow_addr - 12) << 8 | ((spd.nbanks == 8 ? 1 : 0) << 14)
| ((spd.nrow_addr - 12) << 8)
| (spd.ncol_addr - 8) ); | (spd.ncol_addr - 8) );
debug("\n"); debug("\n");
debug("cs2_bnds = 0x%08x\n",ddr->csbnds[2].csbnds); debug("cs2_bnds = 0x%08x\n",ddr->csbnds[2].csbnds);
...@@ -254,8 +257,9 @@ long int spd_sdram() ...@@ -254,8 +257,9 @@ long int spd_sdram()
ddr->cs_config[3] = ( 1<<31 ddr->cs_config[3] = ( 1<<31
| (odt_rd_cfg << 20) | (odt_rd_cfg << 20)
| (odt_wr_cfg << 16) | (odt_wr_cfg << 16)
| (spd.nrow_addr-12) << 8 | ((spd.nbanks == 8 ? 1 : 0) << 14)
| (spd.ncol_addr-8) ); | ((spd.nrow_addr - 12) << 8)
| (spd.ncol_addr - 8) );
debug("cs3_bnds = 0x%08x\n",ddr->csbnds[3].csbnds); debug("cs3_bnds = 0x%08x\n",ddr->csbnds[3].csbnds);
debug("cs3_config = 0x%08x\n",ddr->cs_config[3]); debug("cs3_config = 0x%08x\n",ddr->cs_config[3]);
} }
......
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment