Forked from
Reform / reform-boundary-uboot
Source project has a limited visibility.
-
Michal Simek authored
MDC setting depends on pclk input clocks which varies across SoC. This driver is used by xilinx zynq and zynqmp SOC. Input clock frequence on silicon is 125MHz where divider 64 put frequency below 2.5MHz requires by spec (125/64=1.95). Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
Michal Simek authoredMDC setting depends on pclk input clocks which varies across SoC. This driver is used by xilinx zynq and zynqmp SOC. Input clock frequence on silicon is 125MHz where divider 64 put frequency below 2.5MHz requires by spec (125/64=1.95). Signed-off-by:
Michal Simek <michal.simek@xilinx.com>