Skip to content
Snippets Groups Projects
db-mv784mp-gp.h 4.01 KiB
Newer Older
  • Learn to ignore specific revisions
  •  * Copyright (C) 2014-2015 Stefan Roese <sr@denx.de>
    
     *
     * SPDX-License-Identifier:	GPL-2.0+
     */
    
    #ifndef _CONFIG_DB_MV7846MP_GP_H
    #define _CONFIG_DB_MV7846MP_GP_H
    
    /*
     * High Level Configuration Options (easy to change)
     */
    #define CONFIG_ARMADA_XP		/* SOC Family Name */
    
    #define CONFIG_DB_784MP_GP		/* Board target name for DDR training */
    
    
    #define CONFIG_DISPLAY_BOARDINFO_LATE
    
    
    /*
     * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
     * for DDR ECC byte filling in the SPL before loading the main
     * U-Boot into it.
     */
    #define	CONFIG_SYS_TEXT_BASE	0x00800000
    
    #define CONFIG_SYS_TCLK		250000000	/* 250MHz */
    
    /*
     * Commands configuration
     */
    #define CONFIG_SYS_NO_FLASH		/* Declare no flash (NOR/SPI) */
    
    #define CONFIG_CMD_CACHE
    
    #define CONFIG_CMD_DHCP
    #define CONFIG_CMD_ENV
    
    #define CONFIG_CMD_EXT2
    #define CONFIG_CMD_EXT4
    #define CONFIG_CMD_FAT
    #define CONFIG_CMD_FS_GENERIC
    
    #define CONFIG_CMD_NAND
    
    #define CONFIG_CMD_PCI
    
    #define CONFIG_CMD_SF
    #define CONFIG_CMD_SPI
    #define CONFIG_CMD_TFTPPUT
    #define CONFIG_CMD_TIME
    
    /* I2C */
    #define CONFIG_SYS_I2C
    #define CONFIG_SYS_I2C_MVTWSI
    
    #define CONFIG_I2C_MVTWSI_BASE0		MVEBU_TWSI_BASE
    
    #define CONFIG_SYS_I2C_SLAVE		0x0
    #define CONFIG_SYS_I2C_SPEED		100000
    
    
    /* USB/EHCI configuration */
    #define CONFIG_EHCI_IS_TDI
    
    #define CONFIG_USB_MAX_CONTROLLER_COUNT 3
    
    /* SPI NOR flash default params, used by sf commands */
    #define CONFIG_SF_DEFAULT_SPEED		1000000
    #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_3
    
    /* Environment in SPI NOR flash */
    #define CONFIG_ENV_IS_IN_SPI_FLASH
    #define CONFIG_ENV_OFFSET		(1 << 20) /* 1MiB in */
    #define CONFIG_ENV_SIZE			(64 << 10) /* 64KiB */
    #define CONFIG_ENV_SECT_SIZE		(64 << 10) /* 64KiB sectors */
    
    #define CONFIG_PHY_MARVELL		/* there is a marvell phy */
    #define PHY_ANEG_TIMEOUT	8000	/* PHY needs a longer aneg time */
    
    #define CONFIG_SYS_CONSOLE_INFO_QUIET	/* don't print console @ startup */
    #define CONFIG_SYS_ALT_MEMTEST
    
    
    /* SATA support */
    
    #define CONFIG_SYS_SATA_MAX_DEVICE	2
    #define CONFIG_SATA_MV
    #define CONFIG_LIBATA
    #define CONFIG_LBA48
    #define CONFIG_EFI_PARTITION
    
    #define CONFIG_DOS_PARTITION
    
    
    /* Additional FS support/configuration */
    #define CONFIG_SUPPORT_VFAT
    
    
    /* PCIe support */
    
    #ifndef CONFIG_SPL_BUILD
    
    #define CONFIG_PCI
    #define CONFIG_PCI_MVEBU
    #define CONFIG_PCI_PNP
    #define CONFIG_PCI_SCAN_SHOW
    
    /* NAND */
    #define CONFIG_SYS_NAND_USE_FLASH_BBT
    #define CONFIG_SYS_NAND_ONFI_DETECTION
    
    
    /*
     * mv-common.h should be defined after CMD configs since it used them
     * to enable certain macros
     */
    #include "mv-common.h"
    
    
    /*
     * Memory layout while starting into the bin_hdr via the
     * BootROM:
     *
     * 0x4000.4000 - 0x4003.4000	headers space (192KiB)
     * 0x4000.4030			bin_hdr start address
     * 0x4003.4000 - 0x4004.7c00	BootROM memory allocations (15KiB)
     * 0x4007.fffc			BootROM stack top
     *
     * The address space between 0x4007.fffc and 0x400f.fff is not locked in
     * L2 cache thus cannot be used.
     */
    
    /* SPL */
    /* Defines for SPL */
    #define CONFIG_SPL_FRAMEWORK
    #define CONFIG_SPL_TEXT_BASE		0x40004030
    #define CONFIG_SPL_MAX_SIZE		((128 << 10) - 0x4030)
    
    #define CONFIG_SPL_BSS_START_ADDR	(0x40000000 + (128 << 10))
    #define CONFIG_SPL_BSS_MAX_SIZE		(16 << 10)
    
    
    #ifdef CONFIG_SPL_BUILD
    #define CONFIG_SYS_MALLOC_SIMPLE
    #endif
    
    
    #define CONFIG_SPL_STACK		(0x40000000 + ((192 - 16) << 10))
    #define CONFIG_SPL_BOOTROM_SAVE		(CONFIG_SPL_STACK + 4)
    
    #define CONFIG_SPL_LIBCOMMON_SUPPORT
    #define CONFIG_SPL_LIBGENERIC_SUPPORT
    #define CONFIG_SPL_SERIAL_SUPPORT
    #define CONFIG_SPL_I2C_SUPPORT
    
    /* SPL related SPI defines */
    #define CONFIG_SPL_SPI_SUPPORT
    #define CONFIG_SPL_SPI_FLASH_SUPPORT
    #define CONFIG_SPL_SPI_LOAD
    #define CONFIG_SPL_SPI_BUS		0
    #define CONFIG_SPL_SPI_CS		0
    #define CONFIG_SYS_SPI_U_BOOT_OFFS	0x20000
    
    #define CONFIG_SYS_U_BOOT_OFFS		CONFIG_SYS_SPI_U_BOOT_OFFS
    
    
    /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
    
    #define CONFIG_BOARD_ECC_SUPPORT	/* this board supports ECC */
    
    #endif /* _CONFIG_DB_MV7846MP_GP_H */