Skip to content
Snippets Groups Projects
Select Git revision
  • master default protected
  • stable
  • extraversion
  • early-display
  • variant-emmc-nvme-boot
  • 2024-07-19
  • 2024-06-30
  • 2023-10-18
  • 2023-10-10
  • 2023-07-04
  • 2023-01-25
  • v3
  • variant-emmc-nvme-boot
  • 2020-06-01
14 results

reform-boundary-uboot

  • Clone with SSH
  • Clone with HTTPS
  • user avatar
    York Sun authored
    JEDEC spec allows DRAM vendors to use prime DQ for write leveling. This
    is not an issue unless some DQ pins are not connected. If a platform uses
    regular DIMMs but with reduced DDR ECC pins, the prime DQ may end up on
    those floating pins for the second rank. The workaround is to use a known
    good chip select for this purpose.
    
    Signed-off-by: default avatarYork Sun <yorksun@freescale.com>
    ef87cab6
    History
    Name Last commit Last update